# University of Moratuwa

# CIRCUITS AND SYSTEM DESIGN EN3030

# ASSIGNMENT: WEEK 01

### Team: INFOS

| Yasarathna D.D.K.B. | 190719V   Ex - 01 |
|---------------------|-------------------|
| Tharindu.O.K.D      | 190622R   Ex - 02 |
| S.Sanjith           | 190562G   Ex - 03 |
| K.Kajhanan          | 190286M   Ex - 04 |

## August 6, 2022



## Contents

| 1 | Ripple Carry Adder & Pipelined Architecture       | 1 |
|---|---------------------------------------------------|---|
| 2 | Carry Look-Ahead Adder                            | 2 |
| 3 | Floating Point Addition/Subtraction               | 2 |
| 4 | Traffic Light Controller System: Borella Junction | 4 |

### 1 Ripple Carry Adder & Pipelined Architecture

The following discussion will illustrate the improvement in the performance of the adder in adding four 32-bit numbers consecutively. Adders are formed using four separate eight-bit adders and results are based on giving inputs in two different passions in a way to evaluate the effect of pipelining over performance. For the comparison purposes the average gate delay is considered as  $\tau$ .

### 1.1 Operation in Normal Mode

A full adder takes at least  $2\tau$  from the time its inputs are available, to ensure useful results are in place. This way propagation of carry-value throughout the blocks leads to a delay of  $16\tau$  for an 8-bit adder. Hence an addition between two 32-bit numbers takes  $4 \times 16\tau = 64\tau$ .



Total time taken by adder to perform four consecutive addition =  $4 \times 64\tau = 256\tau$ 

#### 1.2 Pipelined Architecture



Total Time taken =  $112\tau$ 

The Main idea of pipelining is rather than waiting for the whole operation about one addition to complete, make use of the unutilized 8-bit adder blocks to perform the subsequent calculations. In the case of four additions, utilizing idle stages in the adder blocks seem to reduce the accumulated gate delays from  $256\tau$  low to  $112\tau$ .

#### Simulation Results

```
16 A= 124532445, B= 212421455, S= x

16 A= 124532445, B= 212421455, S= x

16 A= 124532352, B= 465693463, S= x

17 A= 142352352, B= 465693463, S= 608045815

18 A= 847583573, B= 347583488, S=1195167061

19 A= 573286762, B= 235762376, S= 809049138

10 A= 573286762, B= 235762376, S= 809049138

10 A= 573286762, B= 235762376, S= 809049138

11 A= 573286762, B= 235762376, S= 809049138

11 A= 573286762, B= 235762376, S= 809049138
```

Simulation - II: Pipelined Architecture

### 2 Carry Look-Ahead Adder

Instead of waiting for carry-bit to propagate through separate full adders, CLA implementation generates carry-bit parallelly with the price of a larger fan-in.

Carry-Generate 
$$P_i = A_i \oplus B_i$$
  
Carry-Propagate  $G_i = A_i \cdot B_i$   
Carry-Bit  $C_n = C_0 \prod_{i=1}^{n-1} + \sum_{i=0}^{n} -1 \left\{ G_i \prod_{j=i+1}^{n-1} P_j \right\}$ 

In the case of an 8-bit adder, all the carry bits can be generated in an average time of  $3\tau$ . Together with a delay of  $2\tau$  in the full adder, an 8-bit adder block takes  $5\tau$  to complete its process. Each block takes  $2\tau$  time to generate the carry-bit necessary for the next block and additionally the first stage takes  $\tau$  time more to generate carry generate and propagate terms. Times add up to give a total delay of  $11\tau$  in the completion of addition between two 32-bit numbers.



Total time taken for the addition of four numbers =  $4 \times 11\tau = 44\tau$ 

```
0 A= 124532445, B= 212421455, S= 336953900
11 A= 142352352, B= 465693463, S= 608045815
22 A= 847583573, B= 347583488, S=1195167061
33 A= 573286762, B= 235762376, S= 809049138
```

Simulation - III : CLA Architecture

## 3 Floating Point Addition/Subtraction

#### 3.1 IEEE-754 Single Precision Format



For the verification purposes h-schmidt, an online floatconverter is used.

#### 3.2 Algorithm

- 1. Compare the exponents of two numbers and find the absolute difference.
- 2. Shift the number with the smaller exponent to right by the amount of absolute difference to make the exponents of both numbers equal. Assign the prominent exponent as the exponent of the sum.
- 3. Check the signs of two numbers after performing sign conversion according to operation

- If both are of the same sign add two corresponding mantissa and assign it to sum\_mantissa.
- Otherwise, subtract the matissa of number with 1 as sign bit from the other and assign the magnitude of it as sum\_mantissa.

At this stage, sum mantissa will contain 25 bits to accomadate the overflow.

- 4. Assign the sum\_sign according to sign of two numbers and above derived answer.
- 5. Shift the mantissa left until and 24th-bit position of the mantissa is one and reduce the exponent of the sum accordingly(normalization)
- 6. Now discard the implicit 1 and consider only the lower 23-bits of sum\_mantissa.
- 7. Final Answer = {sum\_sign, sum\_exponent, sum\_mantissa}



Design Flow of FP Add/Sub

#### 3.3 Results

#### Simulation Results



Addition and Subtraction indicated above are choosen in a way to return the same result. During the true value of valid entry simulation returns same result for each operation.

### 4 Traffic Light Controller System: Borella Junction

The situation can be realized as four main states as shown in the figure below.



Transition between states properly done with no intersecting pathways having green at the same time. With these there are 12 states in total. These states can be realized using four flip-flops and required combinational circuitories. State Diagram illustrating all the 12 states is as follows.



Pedestrain crossing is not considered as the Borella Junction has an underground crossing. A 10 bit counter is used, and throughout each full count the trasition between states happen sequentiall, and then the procedure will iterate.



Excitation Table of Different States

Due to the larger size of variables, simulation results are not included with the report.